

# **Description**

The HR4988 is a complete microstepping motor driver with built-in translator for easy operation. It is designed to operate bipolar stepper motors in full,1/2, 1/4, 1/8, 1/16 step modes, with an output drive capacity of up to 35 V and  $\pm 2$  A. The HR4988 includes a fixed off-time current regulator which has the ability to operate in Slow or Mixed decay modes.

The translator is the key to the easy implementation of the HR4988. Simply inputting one pulse on the STEP input drives the motor one microstep. There are no phase sequence tables, high frequency control lines, or complex interfaces to program. The HR4988 interface is an ideal fit for applications where a complex microprocessor is unavailable or is overburdened.

During stepping operation, the chopping control in the HR4988 automatically selects the current decay mode, Slow or Mixed. In Mixed decay mode, the device is set initially to a fast decay for a proportion of the fixed off-time, then to a slow decay for the remainder of the off-time. Mixed decay current control results in reduced audible motor noise, increased step accuracy, and reduced power dissipation.

rectification Internal synchronous circuitry is provided to improve power dissipation during PWM operation. Internal circuit protection includes: thermal shutdown with hysteresis, lockout under-voltage (UVLO). and crossover-current protection. Special power-on sequencing is not required.

The HR4988 is supplied in a surface mount QFN package (ES), 5 mm × 5 mm, with a nominal overall package height of 0.90 mm and an exposed pad for enhanced thermal dissipation. It is lead (Pb) free (suffix –T), with 100% matte tin plated leadframes.

## **Features and Benefits**

- Low RDS(ON) outputs
- Automatic current decay mode detection/selection
- Mixed and Slow current decay modes
- Synchronous rectification for low power dissipation
- Internal UVLO
- Crossover-current protection
- 3.3 and 5 V compatible logic supply
- Thermal shutdown circuitry
- Short-to-ground protection
- Shorted load protection
- Five selectable step modes: full, 1/2, 1/4, 1/8, and 1/16

# **Package**



## **Selection Guide**

| Part     | Package            | Packing   |  |
|----------|--------------------|-----------|--|
| Number   |                    |           |  |
| HR4988SQ | QFN28 with exposed | 5000/reel |  |
|          | thermal pad        |           |  |



# **Typical Application Diagram**



# **Functional Block Diagram**



## **Absolute Maximum Ratings**

| Parameter                     | Symbol               | Conditions | Ratings     | Unit |
|-------------------------------|----------------------|------------|-------------|------|
| Load Supply Voltage           | $V_{BB}$             |            | 40          | V    |
| Output Current                | Іоит                 |            | ±2          | A    |
| Logic Input voltage           | V <sub>IN</sub>      |            | -0.3 to 5.5 | V    |
| Logic Supply voltage          | $V_{DD}$             |            | -0.3 to 5.5 | V    |
| Motor Output Votage           |                      |            | -2.0 to 37  | V    |
| Sense Voltage                 | V <sub>SENSE</sub>   |            | -0.5 to 0.5 | V    |
| Reference Voltage             | $V_{ m REF}$         |            | 5.5         | V    |
| Operating Ambient Temperature | T <sub>A</sub>       | Range S    | -20 to 85   | °C   |
| Maximum Junction              | T <sub>J</sub> (max) |            | 150         | °C   |
| Storage Temperature           | $T_{ m stg}$         |            | -55 to 150  | °C   |

## **RECOMMENDED OPERATING CONDITIONS at Ta = 25°C**

|                      |      | Min | NOM | Max  | Unit |
|----------------------|------|-----|-----|------|------|
| Load Supply Voltage  | VBB  | 8   | -   | 35   | V    |
| Logic Supply voltage | VCC  | 3   | -   | 5. 5 | V    |
| Output Current       | IOUT | 0   |     | 1.8  | A    |

### **RECOMMENDED SETTING:**

1、 ROSC: Recommend choose  $10k\Omega$ to  $25k\Omega$ 

If necessary please choose the suitable ROSC resistance according motor and the control frequency.

 $t_{OFF} \cong R_{OSC}/825$ , the unit of  $t_{OFF}$  is us.

You can also just connect the ROSC pin to GND, lead to the toff=30us.

- 2. CP capacity: 0.1uF/50V
- 3. VCP capacity: 0.1uF/50V
- 4. VREG capacity: 0.22uF/16V
- 5. VREF reference voltage,  $0.8V 3V_{\odot}$
- **6.** RSENSE register, according to VREF and target current,

 $I_{Trip MAX} = VREF / (8 \times Rs)$ 

According to target current, choose the Rsense, make the value

Vsense = Imax \* Rsense between 0.35V to 0.45V. Then choose the Vref according

Vref = 8 \* Vsense.



## **DMOS Microstepping Driver with Translator And Overcurrent Protection**

## ELECTRICAL CHARACTERISTICS<sup>1</sup> at Ta = 25°C, V<sub>BB</sub>= 24 V

| Parameter                                    | Symbol                 | Conditions                                             | Min                  | Typ <sup>2</sup> | Max                  | Unit |
|----------------------------------------------|------------------------|--------------------------------------------------------|----------------------|------------------|----------------------|------|
| Output Drivers                               |                        |                                                        |                      |                  |                      |      |
| Load Supply Voltage Range                    | V <sub>BB</sub>        | Operating                                              | 8                    | -                | 35                   | V    |
| Logic Supply Voltage Range                   | V <sub>DD</sub>        | Operating                                              | 3.0                  | -                | 5.5                  | V    |
| Output On Resistance                         | D                      | Source Driver,I <sub>OUT</sub> =-1.5A                  |                      | 320              | 430                  | mΩ   |
|                                              | R <sub>DS(ON)</sub>    | Sink Driver, I <sub>OUT</sub> =1.5A                    |                      | 320              | 430                  | mΩ   |
| Body Diode Forward Voltage                   | V                      | Source Diode,I <sub>F</sub> =-1.5A                     |                      |                  | 1.2                  | V    |
|                                              | V <sub>F</sub>         | Sink Diode, I <sub>F</sub> =1.5A                       |                      |                  | 1.2                  | V    |
| Motor Supply Current                         |                        | f <sub>PWM</sub> <50kHz                                |                      |                  | 4                    | mA   |
|                                              | I <sub>BB</sub>        | Operating, outputs disabled                            |                      |                  | 2                    | mA   |
| Logic Supply Current                         | _                      | f <sub>PWM</sub> <50kHz                                |                      |                  | 8                    | mA   |
|                                              | $I_{DD}$               | Operating,outputs disabled                             |                      |                  | 5                    | mA   |
| Control Logic                                |                        |                                                        | '                    |                  |                      |      |
| Logic Input Voltage                          | V <sub>IN(1)</sub>     |                                                        | V <sub>DD</sub> *0.7 |                  |                      | V    |
|                                              | V <sub>IN(0)</sub>     |                                                        |                      |                  | V <sub>DD</sub> *0.3 | V    |
| Logic Input Current                          | I <sub>IN(1)</sub>     | $V_{IN}=V_{DD}\times0.7$                               | -20                  | <1.0             | 20                   | uA   |
|                                              | I <sub>IN(0)</sub>     | $V_{IN}=V_{DD}\times0.3$                               | -20                  | <1.0             | 20                   | uA   |
| Microstep Select                             | R <sub>MS2</sub>       |                                                        | -                    | 100              | -                    | kΩ   |
|                                              | R <sub>MS3</sub>       |                                                        | -                    | 100              | -                    | kΩ   |
| Logic Input Hysteresis                       | V <sub>HYS(IN)</sub>   | As a % of V <sub>DD</sub>                              | 5                    | 11               | 19                   | %    |
| Blank Time                                   | t <sub>BLANK</sub>     |                                                        | 0.7                  | 1                | 1.3                  | us   |
| Fixed Off-Time                               |                        | OSC=VDD or GND                                         | 20                   | 30               | 40                   | us   |
|                                              | t <sub>OFF</sub>       | $R_{OSC}=25k\Omega$                                    | 23                   | 30               | 37                   | us   |
| Reference Input Voltage Range                | $V_{REF}$              |                                                        | 0.5                  | -                | 4                    | V    |
| Reference Input Current                      | $I_{REF}$              |                                                        | -3                   | 0                | 3                    | uA   |
| Current Trip-Level Error <sup>3</sup>        |                        | $V_{REF}\!\!=\!\!2V,\!\!\%I_{TripMAX}\!\!=\!\!38.27\%$ | -                    | -                | ±15                  | %    |
|                                              | errı                   | V <sub>REF</sub> =2V,%I <sub>TripMAX</sub> =70.71%     | -                    | -                | ±5                   | %    |
|                                              |                        | $V_{REF}\!\!=\!\!2V,\!\%I_{TripMAX}\!\!=\!\!100\%$     | -                    | -                | ±5                   | %    |
| Crossover Dead Time                          | $t_{\mathrm{DT}}$      |                                                        | 100                  | 475              | 800                  | ns   |
| Protection                                   |                        |                                                        |                      |                  |                      |      |
| Overcurren Protection Threshold <sup>4</sup> | I <sub>OCPST</sub>     |                                                        | 3                    | -                | -                    | A    |
| Thermal Shutdown Temperature                 | T <sub>TSD</sub>       |                                                        | -                    | 165              | -                    | °C   |
| Thermal Shutdown Hysteresis                  | T <sub>TSDHYS</sub>    |                                                        | -                    | 15               | -                    | °C   |
| VDD Undervoltage Lockout                     | V <sub>DDUVLO</sub>    | V <sub>DD</sub> rising                                 | 2.7                  | 2.8              | 2.9                  | V    |
| VDD Undervoltage Hysteresis                  | V <sub>DDUVLOHYS</sub> |                                                        | -                    | 90               | -                    | mV   |

1For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin.

2Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

3VERR = [(VREF/8) - VSENSE] / (VREF/8).

 $4 Overcurrent\ protection\ (OCP)\ is\ tested\ at\ TA=25^{\circ}C\ in\ a\ restricted\ range\ and\ guaranteed\ by\ characterization.$ 

# **Timing Diagram:**

 $(T_A = +25 \,^{\circ}\text{C}, V_{DD} = 5 \text{ V}, \text{logic is } V_{DD} \text{ or GND})$ 



| Time Duration                    | Symbol         | Тур. | Unit |
|----------------------------------|----------------|------|------|
| STEP minimum, HIGH pulse width   | t <sub>A</sub> | 1    | μs   |
| STEP minimum, LOW pulse width    | t <sub>B</sub> | 1    | μs   |
| Setup time, input change to STEP | tc             | 200  | ns   |
| Hold time, input change to STEP  | t <sub>D</sub> | 200  | ns   |

Figure 1: Logic Interface Timing Diagram

**Table 1: Microstepping Resolution Truth Table** 

| MS1 | MS2 | MS3 | Microstep Resolution | <b>Excitation Mode</b> |
|-----|-----|-----|----------------------|------------------------|
| L   | L   | L   | Full Step            | 2 Phase                |
| Н   | L   | L   | Half Step            | 1-2 Phase              |
| L   | Н   | L   | Quarter Step         | W1-2 Phase             |
| Н   | Н   | L   | 1/8 Step             | 2W1-2 Phase            |
| Н   | Н   | Н   | 1/16 Step            | 4W1-2 Phase            |



Figure 2. Missed steps in low-speed microstepping



Figure 3. Continuous stepping using automatically-selected mixed stepping (ROSC pin grounded)



## **Functional Description**

**Device Operation.** The HR4988 is a complete microstepping motor driver with a built-in translator for easy operation with minimal control lines. It is designed to operate bipolar stepper motors in full-, 1/2-, 1/4-, 1/8-, 1/16-step modes. The currents in each of the two output full-bridges and all of the N-channel DMOS FETs are regulated with fixed off-time PWM (pulse width modulated) control circuitry. At each step, the current for each full-bridge is set by the value of its external current-sense resistor (RS1 and RS2), a reference voltage (VREF), and the output voltage of its DAC (which in turn is controlled by the output of the translator).

At power-on or reset, the translator sets the DACs and the phase current polarity to the initial Home state (shown in Figures 9 through 13), and the current regulator to Mixed Decay Mode for both phases. When a step command signal occurs on the STEP input, the translator automatically sequences the DACs to the next level and current polarity. The microstep resolution is set by the combined effect of the MSx inputs, as shown in Table 1.

When stepping, if the new output levels of the DACs are lower than their previous output levels, then the decay mode for the active full-bridge is set to Mixed. If the new output levels of the DACs are higher than or equal to their previous levels, then the decay mode for the active full-bridge is set to Slow. This automatic current decay selection improves microstepping performance by reducing the distortion of the current waveform that results from the back EMF of the motor.

Microstep Select (MSx). The microstep resolution is set by the voltage on logic inputs MSx, as shown in Table 1. The MS2 and MS3 pins have a  $100 \text{ k}\Omega$  pull-down resistance. When changing the step mode the change does not take effect until the next STEP rising edge.

If the step mode is changed without a translator reset, and absolute position must be maintained, it is important to change the step mode at a step position that is common to both step modes in order to avoid missing steps. When the device is powered down, or reset due to TSD or an over current event the translator is set to the home position which is by default common to all step modes.

**Mixed Decay Operation.** The bridge operates in Mixed decay mode, at power-on and reset, and during normal running according to the ROSC configuration and the step sequence, as shown in Figures 9 through 13. During Mixed decay, when the trip point is reached, the HR4988 initially goes into a fast decay mode for 31.25% of the off-time, toff. After that, it switches to Slow decay mode for the remainder of toff. A timing diagram for this feature appears on figure 7.

Typically, mixed decay is only necessary when the current in the winding is going from a higher value to a lower value as determined by the state of the translator. For most loads automatically-selected mixed decay is convenient because it minimizes ripple when the current is rising and prevents missed steps when the current is falling. For some applications where microstepping at very low speeds is necessary, the lack of back EMF in the winding causes the current to increase in the load quickly, resulting in missed steps. This is shown in Figure 2. By pulling the ROSC pin to ground, mixed decay is set to be active 100% of the time, for both rising and falling currents, and prevents missed steps as shown in Figure 3. If this is not an issue, it is recommended that automatically-selected mixed decay be used, because it will produce reduced ripple currents. Refer to the Fixed Off-Time section for details.

Low Current Microstepping. Intended for applications where the minimum on-time prevents the output current from regulating to the programmed current level at low current steps. To prevent this, the device can be set to operate in Mixed decay mode on both rising and falling portions of the current waveform. This feature is implemented by shorting the ROSC pin to ground. In this state, the off-time is internally set to  $30~\mu s$ .

**Reset Input (RESET).** The RESET input sets the translator to a predefined Home state (shown in Figures 9 through 13), and turns off all of the FET outputs. All STEP inputs are ignored until the RESET input is set to high.

**Step Input** (STEP). A low-to-high transition on the STEP input sequences the translator and advances the motor one increment. The translator controls the input to the DACs and the direction of current flow in each winding. The size of the increment is determined by the combined state of the MSx inputs.



**Direction Input (DIR).** This determines the direction of rotation of the motor. Changes to this input do not take effect until the next STEP rising edge.

**Internal PWM Current Control.** Each full-bridge is controlled by a fixed off-time PWM current control circuit that limits the load current to a desired value, ITRIP. Initially, a diagonal pair of source and sink FET outputs are enabled and current flows through the motor winding and the current sense resistor, RSx. When the voltage across RSx equals the DAC output voltage, the current sense comparator resets the PWM latch. The latch then turns off the appropriate source driver and initiates a fixed off time decay mode

The maximum value of current limiting is set by the selection of RSx and the voltage at the VREF pin. The transconductance function is approximated by the maximum value of current limiting, ITripMAX (A), which is set by

$$ITripMAX = VREF / (8 \times Rs)$$

where RS is the resistance of the sense resistor  $(\Omega)$  and VREF is the input voltage on the REF pin (V).

The DAC output reduces the VREF output to the current sense comparator in precise steps, such that

$$Itrip = (\%ITripMAX / 100) \times ITripMAX$$
(See Table 2 for %ITripMAX at each step.)

It is critical that the maximum rating (0.5 V) on the SENSE1 and SENSE2 pins is not exceeded.

**Fixed Off-Time.** The internal PWM current control circuitry uses a one-shot circuit to control the duration of time that the DMOS FETs remain off. The off-time, toff, is determined by the ROSC terminal. ROSC terminal has three settings:

- ROSC tied to VDD off-time internally set to 30 μs, decay mode is automatic Mixed decay except when in full step where decay mode is set to Slow decay.
- ROSC tied directly to ground off-time internally set to 30 µs, current decay is set to Mixed decay for both increasing and decreasing currents for all step modes.
- ROSC through a resistor to ground off-time is determined by the following formula, the decay mode is automatic Mixed decay for all step modes except full step whic is set to slow decay.

$$toff \approx ROSC/825$$

Where toff is in  $\mu s$ .

**Blanking.** This function blanks the output of the current sense comparators when the outputs are switched by the internal current control circuitry. The comparator outputs are blanked to prevent false overcurrent detection due to reverse recovery currents of the clamp diodes, and switching transients related to the capacitance of the load. The blank time, tBLANK (μs), is approximately

$$t_{\text{BLANK}} \approx 1~\mu s$$

#### Shorted-Load and Short-to-Ground

**Protection.** If the motor leads are shorted together, or if one of the leads is shorted to ground, the driver will protect itself by sensing the overcurrent event and disabling the driver that is shorted, protecting the device from damage. In the case of a short-to-ground, the device will remain disabled (latched) until the SLEEP input goes high or VDD power is removed. A short-to-ground overcurrent event is shown in Figure 4. When the two outputs are shorted together, the current path is through the sense resistor. After the blanking time ( $\approx 1 \mu s$ ) expires, the sense resistor voltage is exceeding its trip value, due to the overcurrent condition that exists. This causes the driver to go into a fixed off-time cycle. After the fixed off-time expires the driver turns on again and the process repeats. In this condition the driver is completely protected against overcurrent events, but the short is repetitive with a period equal to the fixed off-time of the driver. This condition is shown in Figure 5.

During a shorted load event it is normal to observe both a positive and negative current spike as shown in Figure 3, due to the direction change implemented by the Mixed decay feature. This is shown in Figure 6. In both instances the overcurrent circuitry is protecting the driver and prevents damage to the device.

Charge Pump (CP1 and CP2). The charge pump is used to generate a gate supply greater than that of VBB for driving the source-side FET gates. A 0.1  $\mu$ F ceramic capacitor, should be connected between CP1 and CP2. In addition, a 0.1  $\mu$ F ceramic capacitor is required between VCP and VBB, to act as a reservoir for operating the high-side FET gates.

Capacitor values should be Class 2 dielectric  $\pm 15\%$  maximum, or tolerance R, according to EIA (Electronic Industries Alliance) specifications.



Figure 4. Short-to-ground event



Figure 5. Shorted load (OUTxA  $\rightarrow$  OUTxB) in Slow decay mode



Figure 6. Shorted load (OUTxA → OUTxB) in Mixed decay mode





## **DMOS Microstepping Driver with Translator And Overcurrent Protection**

VREG(VREG). This internally-generated voltage is used to operate the sink-side FET outputs. The nominal output voltage of the VREG terminal is 5.5 V. The VREG pin must be decoupled with a 0.22 µF ceramic capacitor to ground. VREG is internally monitored. In the case of a fault condition, the FET outputs of the HR4988 are disabled.

Capacitor values should be Class 2 dielectric ±15% maximum, or tolerance R, according to EIA (Electronic Industries Alliance) specifications.

**Enable Input (ENABLE).** This input turns on or off all of the FET outputs. When set to a logic high, the outputs are disabled. When set to a logic low, the internal control enables the outputs as required. The translator inputs STEP, DIR, and MSx, as well as the internal sequencing logic, all remain active, independent of the ENABLE input state.

**Shutdown.** In the event of a fault, overtemperature (excess TJ) or an undervoltage (on VCP), the FET outputs of the HR4988 are disabled until the fault condition is removed. At power-on, the UVLO (undervoltage lockout) circuit disables the FET outputs and resets the translator to the Home state.

**Sleep Mode** (**SLEEP**). To minimize power consumption when the motor is not in use, this input disables much of the internal circuitry including the output FETs, current regulator, and charge pump. A logic low on the SLEEP pin puts the HR4988 into Sleep mode. A logic high allows normal operation, as well as start-up (at which time the HR4988 drives the motor to the Home microstep position). When emerging from Sleep mode, in order to allow the charge pump to stabilize, provide a delay of 1 ms before issuing a Step command.

**Synchronous Rectification.** When a PWM-off cycle is triggered by an internal fixed-off time cycle, load current recirculates according to the decay mode selected by the control logic. This synchronous rectification feature turns on the appropriate FETs during current decay, and effectively shorts out the body diodes with the low FET RDS(ON). This reduces power dissipation significantly, and can eliminate the need for external Schottky diodes in many applications. Synchronous rectification turns off when the load current approaches zero (0 A), preventing reversal of the load current.





| Symbol            | Characteristic         |  |  |  |  |  |
|-------------------|------------------------|--|--|--|--|--|
| t <sub>off</sub>  | Device fixed off-time  |  |  |  |  |  |
| I <sub>PEAK</sub> | Maximum output current |  |  |  |  |  |
| t <sub>SD</sub>   | Slow decay interval    |  |  |  |  |  |
| t <sub>FD</sub>   | Fast decay interval    |  |  |  |  |  |
| lout              | Device output current  |  |  |  |  |  |

Figure 7: Current Decay Modes Timing Chart



## **Application Layout**

**Layout.** The printed circuit board should use a heavy groundplane. For optimum electrical and thermal performance, the HR4988 must be soldered directly onto the board. Pins 3 and 18 are internally fused, which provides a path for enhanced thermal dissipation. Theses pins should be soldered directly to an exposed surface on the PCB that connects to thermal vias are used to transfer heat to other layers of the PCB.

In order to minimize the effects of ground bounce and offset issues, it is important to have a low impedance single-point ground, known as a *star ground*, located very close to the device. By making the connection between the pad and the ground plane directly under the HR4988, that area becomes an ideal location for a star ground point. A low impedance ground will prevent ground bounce during high current operation and ensure that the supply voltage remains stable at the input terminal.

The two input capacitors should be placed in parallel, and as close to the device supply pins as possible. The ceramic capacitor (CIN1) should be closer to the pins than the bulk capacitor (CIN2). This is necessary because the ceramic capacitor will be responsible for delivering the high frequency current components. The sense resistors, RSx, should have a very low impedance path to ground, because they must carry a large current while supporting very accurate voltage measurements by the current sense comparators. Long ground traces will cause additional voltage drops, adversely affecting the ability of the comparators to accurately measure the current in the windings. The SENSEx pins have very short traces to the RSx resistors and very thick, low impedance traces directly to the star ground underneath the device. If possible, there should be no other components on the sense circuits.



Figure 8: Typical Application and Circuit Layout



# Pin Circuit Diagrams













Figure 9: Decay Mode for Full-Step Increments



Figure 10: Decay Modes for Half-Step Increments



Figure 11: Decay Modes for Quarter-Step Increments



Figure 12: Decay Modes for Eighth-Step Increments



Figure 13: Decay Modes for Sixteenth-Step Increments



Table 2: Step Sequencing Settings

Home microstep position at Step Angle 45°; DIR = H

| 1/16 | 1/8 | 1/4 | 1/2 | full | Phase 1 Current | Phase 2 Current | Step Angle |
|------|-----|-----|-----|------|-----------------|-----------------|------------|
|      |     |     |     |      | [% ItripMax]    | [% ItripMax]    | (°)        |
|      |     |     |     |      | (%)             | (%)             |            |
| 1    | 1   | 1   | 1   |      | 100.0           | 0.0             | 0.00       |
| 2    |     |     |     |      | 99.5            | 9.8             | 5.63       |
| 3    | 2   |     |     |      | 98.1            | 19.5            | 11.25      |
| 4    |     |     |     |      | 95.7            | 29.0            | 16.88      |
| 5    | 3   | 2   |     |      | 92.4            | 38.3            | 22.50      |
| 6    |     |     |     |      | 88.2            | 47.1            | 28.13      |
| 7    | 4   |     |     |      | 83.1            | 55.6            | 33.75      |
| 8    |     |     |     |      | 77.3            | 63.4            | 39.38      |
| 9    | 5   | 3   | 2   | 1    | 70.7            | 70.7            | 45.00      |
| 10   |     |     |     |      | 63.4            | 77.3            | 50.63      |
| 11   | 6   |     |     |      | 55.6            | 83.1            | 56.25      |
| 12   |     |     |     |      | 47.1            | 88.2            | 61.88      |
| 13   | 7   | 4   |     |      | 38.3            | 92.4            | 67.50      |
| 14   |     |     |     |      | 29.0            | 95.7            | 73.13      |
| 15   | 8   |     |     |      | 19.5            | 98.1            | 78.75      |
| 16   |     |     |     |      | 9.8             | 99.5            | 84.38      |
| 17   | 9   | 5   | 3   |      | 0.0             | 100.0           | 90.00      |
| 18   |     |     |     |      | -9.8            | 99.5            | 95.63      |
| 19   | 10  |     |     |      | -19.5           | 98.1            | 101.25     |
| 20   |     |     |     |      | -29.0           | 95.7            | 106.88     |
| 21   | 11  | 6   |     |      | -38.3           | 92.4            | 112.50     |
| 22   |     |     |     |      | -47.1           | 88.2            | 118.13     |
| 23   | 12  |     |     |      | -55.6           | 83.1            | 123.75     |
| 24   |     |     |     |      | -63.4           | 77.3            | 129.38     |
| 25   | 13  | 7   | 4   | 2    | -70.7           | 70.7            | 135.00     |
| 26   |     |     |     |      | -77.3           | 63.4            | 140.63     |
| 27   | 14  |     |     |      | -83.1           | 55.6            | 146.25     |
| 28   |     |     |     |      | -88.2           | 47.1            | 151.88     |
| 29   | 15  | 8   |     |      | -92.4           | 38.3            | 157.50     |
| 30   |     |     |     |      | -95.7           | 29.0            | 163.13     |
| 31   | 16  |     |     |      | -98.1           | 19.5            | 168.75     |
| 32   |     |     |     |      | -99.5           | 9.8             | 174.38     |
| 33   | 17  | 9   | 5   |      | -100.0          | 0.0             | 180.00     |
| 34   |     |     |     |      | -99.5           | -9.8            | 185.63     |
| 35   | 18  |     |     |      | -98.1           | -19.5           | 191.25     |
| 36   |     |     |     |      | -95.7           | -29.0           | 196.88     |
| 37   | 19  | 10  |     |      | -92.4           | -38.3           | 202.50     |
| 38   |     |     |     |      | -88.2           | -47.1           | 208.13     |





# **DMOS Microstepping Driver with Translator And Overcurrent Protection**

| _  |    |    |   |   |       |        |        |
|----|----|----|---|---|-------|--------|--------|
| 39 | 20 |    |   |   | -83.1 | -55.6  | 213.75 |
| 40 |    |    |   |   | -77.3 | -63.4  | 219.38 |
| 41 | 21 | 11 | 6 | 3 | -70.7 | -70.7  | 225.00 |
| 42 |    |    |   |   | -63.4 | -77.3  | 230.63 |
| 43 | 22 |    |   |   | -55.6 | -83.1  | 236.25 |
| 44 |    |    |   |   | -47.1 | -88.2  | 241.88 |
| 45 | 23 | 12 |   |   | -38.3 | -92.4  | 247.50 |
| 46 |    |    |   |   | -29.0 | -95.7  | 253.13 |
| 47 | 24 |    |   |   | -19.5 | -98.1  | 258.75 |
| 48 |    |    |   |   | -9.8  | -99.5  | 264.38 |
| 49 | 25 | 13 | 7 |   | 0.0   | -100.0 | 270.00 |
| 50 |    |    |   |   | 9.8   | -99.5  | 275.63 |
| 51 | 26 |    |   |   | 19.5  | -98.1  | 281.25 |
| 52 |    |    |   |   | 29.0  | -95.7  | 286.88 |
| 53 | 27 | 14 |   |   | 38.3  | -92.4  | 292.50 |
| 54 |    |    |   |   | 47.1  | -88.2  | 298.13 |
| 55 | 28 |    |   |   | 55.6  | -83.1  | 303.75 |
| 56 |    |    |   |   | 63.4  | -77.3  | 309.38 |
| 57 | 29 | 15 | 8 | 4 | 70.7  | -70.7  | 315.00 |
| 58 |    |    |   |   | 77.3  | -63.4  | 320.63 |
| 59 | 30 |    |   |   | 83.1  | -55.6  | 326.25 |
| 60 |    |    |   |   | 88.2  | -47.1  | 331.88 |
| 61 | 31 | 16 |   |   | 92.4  | -38.3  | 337.50 |
| 62 |    |    |   |   | 95.7  | -29.0  | 343.13 |
| 63 | 32 |    |   |   | 98.1  | -19.5  | 348.75 |
| 64 |    |    |   |   | 99.5  | -9.8   | 354.38 |



# **Pin-out Diagram**



QFN28 with PAD



# **Terminal List Table**

| QFN28   |         | Pin Description                               |
|---------|---------|-----------------------------------------------|
| 4       | CP1     | Charge pump capacitor terminal                |
| 5       | CP2     | Charge pump capacitor terminal                |
| 6       | VCP     | Reservoir capacitor terminal                  |
| 8       | VREG    | Regulator decoupling terminal                 |
| 9       | MS1     | Logic input                                   |
| 10      | MS2     | Logic input                                   |
| 11      | MS3     | Logic input                                   |
| 12      | \RESET  | Logic input                                   |
| 13      | ROSC    | Timing set                                    |
| 14      | \SLEEP  | Logic input                                   |
| 15      | VDD     | Logic supply                                  |
| 16      | STEP    | Logic input                                   |
| 17      | REF     | Gm reference voltage input                    |
| 3,18    | GND     | Ground*                                       |
| 19      | DIR     | Logic input                                   |
| 21      | OUT1B   | DMOS Full Bridge 1 Output B                   |
| 22      | VBB1    | Load supply                                   |
| 23      | SENSE1  | Sense resistor terminal for Bridge 1          |
| 24      | OUT1A   | DMOS Full Bridge 1 Output A                   |
| 26      | OUT2A   | DMOS Full Bridge 2 Output A                   |
| 27      | SENSE2  | Sense resistor terminal for Bridge 2          |
| 28      | VBB2    | Load supply                                   |
| 1       | OUT2B   | DMOS Full Bridge 2 Output B                   |
| 2       | \ENABLE | Logic input                                   |
| 7,20,25 | NC      | No connection                                 |
| _       | PAD     | Exposed pad for enhanced thermal dissipation* |

<sup>\*</sup>The GND pins must be tied together externally by connecting to the PAD ground plane under the device.

# QFN28-5\*5 with exposed thermal pad





**Top View** 

**Bottom View** 



Side View

| Cumbal | Dimensions  | n Millimeters | Dimensions In Inches |             |  |
|--------|-------------|---------------|----------------------|-------------|--|
| Symbol | Min.        | Max.          | Min.                 | Max.        |  |
| Α      | 0.700/0.800 | 0.800/0.900   | 0.028/0.031          | 0.031/0.035 |  |
| A1     | 0.000       | 0.050         | 0.000                | 0.002       |  |
| A3     | 0.203       | BREF.         | 0.008                | REF.        |  |
| D      | 4.900       | 5.100         | 0.193                | 0.201       |  |
| E      | 4.900       | 5.100         | 0.193                | 0.201       |  |
| D1     | 3.050       | 3.250         | 0.120                | 0.128       |  |
| E1     | 3.050 3.250 |               | 0.120                | 0.128       |  |
| k      | 0.200       | OMIN.         | 0.008                | BMIN.       |  |
| b      | 0.180       | 0.300         | 0.007                | 0.012       |  |
| е      | 0.500       | TYP.          | 0.020                | TYP.        |  |
| La     | 0.450       | 0.650         | 0.018                | 0.026       |  |



### IMPORTANT NOTICE

#### 注意

Jiaxing Heroic Electronic Technology Co., Ltd (HT) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any products or services without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

嘉兴禾润电子科技有限公司(以下简称HT)保留对产品、服务、文档的任何修改、更正、提高、改善和其他改变,或停止提供任何产品和服务,并不提供任何通知的权利。客户在下单和生产前应确保所得到的信息是最新、最完整的。

HT assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using HT components.

HT对相关应用的说明和协助以及客户产品的板级设计不承担任何责任。

HT products are not authorized for use in safety-critical applications (such as life support devices or systems) where a failure of the HT product would reasonably be expected to affect the safety or effectiveness of that devices or systems.

HT的产品并未授权用于诸如生命维持设备等安全性极高的应用中。

The information included herein is believed to be accurate and reliable. However, HT assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

本文中的相关信息是精确和可靠的,但HT并不对其负责,也不对任何可能的专利和第三方权利的侵害负责。

Following are URLs and contacts where you can obtain information or supports on any HT products and application solutions: 下面是可以联系到我公司的相关联系方式:

## 嘉兴禾润电子科技有限公司

## Jiaxing Heroic Electronic Technology Co., Ltd.

地址: 浙江省嘉兴市凌公塘路3339号JRC大厦A座三层

Add: A 3rd floor, JRC Building, No. 3339, LingGongTang Road, Jiaxing, Zhejiang Province

销售/Sales: 0573-82583866 支持/Support: 0573-82586151 传真/Fax: 0573-82585078 E-mail: sales@heroic.com.cn 网址/Website: www.heroic.com.cn